Here are
92 public repositories
matching this topic...
Open-source high-performance RISC-V processor
Updated
Jun 14, 2023
Scala
Chisel: A Modern Hardware Design Language
Updated
Jun 14, 2023
Scala
Deep Learning Accelerator Based on Eyeriss V2 Architecture with custom RISC-V extended instructions
Updated
Jun 25, 2020
Scala
Provides dot visualizations of chisel/firrtl circuits
Updated
Apr 14, 2023
Scala
The next generation integrated development environment for processor design and verification. It has multi-hardware language support, open source IP management and easy-to-use rtl simulation toolset.
Updated
Sep 17, 2022
JavaScript
educational microarchitectures for risc-v isa
Updated
Feb 18, 2019
Scala
Updated
May 10, 2023
Scala
Lectures for the Agile Hardware Design course in Jupyter Notebooks
Updated
Mar 31, 2023
Jupyter Notebook
vector multiplication adder accelerator (using chisel 3 and RocketChip RoCC ) 向量乘法累加加速器
Updated
Apr 6, 2020
Scala
The Simple 5-staged pipeline RISC-V written in chisel3 for intel FPGA.
Updated
Apr 11, 2021
Scala
Learning how to make RISC-V 32bit CPU with Chisel
Updated
Sep 17, 2021
Scala
Updated
Jul 1, 2020
Scala
Chisel library for Unum Type-III Posit Arithmetic
Updated
Jul 2, 2020
Scala
Quasar 2.0: Chisel equivalent of SweRV-EL2
Updated
Apr 13, 2021
Scala
PYNQ with Chisel and Rust
Based on Chisel3, Rift2Core is a 9-stage, out-of-order, 64-bits RISC-V Core, which supports RV64GC.
Updated
Jun 14, 2023
Scala
An SoC with multiple RISC-V IMA processors.
Updated
Aug 1, 2018
Scala
Systolic-array based Deep Learning Accelerator generator
Updated
Dec 11, 2020
Verilog
A Reconfigurable Accelerator for Deep Convolutional Neural Networks Implemented by Chisel3.
Updated
Jul 14, 2021
Verilog
Improve this page
Add a description, image, and links to the
chisel3
topic page so that developers can more easily learn about it.
Curate this topic
Add this topic to your repo
To associate your repository with the
chisel3
topic, visit your repo's landing page and select "manage topics."
Learn more
You can’t perform that action at this time.